发明名称 Digital processor for convolution and correlation
摘要 A digital processor performs an N-point convolution or correlation of q-bit coefficients with data words guard band extended to p bits. The processor includes an array of one-bit clock-activated gated full adder cells arranged in N rows and q columns. Each cell is arranged to input data, carry and cumulative sum bits and to output the data bit and new carry and cumulative sum bits corresponding to the product of the input data bit with a respective stationary coefficient bit. The output carry bit is recirculated on the respective cell. Cumulative sum generation is cascaded down array columns. Data moves along each row and thence to the next lower row via a delay device providing a delay appropriate for correct partial product formation. Data is input bit and word serially to a first row cell and thereafter moves along successive rows progressively further down the array. Sums of partial products output by the array are accumulated according to bit significance by an accumulator device arranged to accumulate successive convolution or correlation results in different adding device. This avoids erroneous addition of contributions to different results. The array is cascadable to provide larger processors. Cascaded arrays may be arranged to be fault tolerant, and a faulty array may be bypassed without operating speed penalties arising from bypass lines.
申请公布号 US4885715(A) 申请公布日期 1989.12.05
申请号 US19870021939 申请日期 1987.03.05
申请人 THE SECRETARY OF STATE FOR DEFENCE IN HER BRITANNIC MAJESTY'S GOVERNMENT OF THE UNITED KINGDOM OF GREAT BRITAIN AND NORTHERN IRELAND 发明人 MCCANNY, JOHN V.;EVANS, RICHARD A.;MCWHIRTER, JOHN G.
分类号 G06F17/10;G06F11/00;G06F11/20;G06F15/80;G06F17/15 主分类号 G06F17/10
代理机构 代理人
主权项
地址