发明名称 Comprehensive logic circuit layout system
摘要 Random logic circuitry (210) is laid out in a logic array (212) that has a plurality of row and column locations. The logic circuitry (210) implements a plurality of dynamic logic circuits, each logic circuit having a plurality of logic gate field effect transistors (224) each formed at a selected intersection of one of the row locations and one of the column locations. Elongate gate conductors (e.g., G, H, I) are formed at selected row locations in the logic array (212), each gate conductor provided as a gate for one or more of the logic gate transistors (224). A plurality of elongate second conductors (222) connect to selected ones of the sources or drains of the transistors (224) and to non-Boolean portions of the dynamic logic circuits. The non-Boolean portions are formed in an adjacent tile section (214) in the semi-conductor layer separate from the logic array (212).
申请公布号 US4870598(A) 申请公布日期 1989.09.26
申请号 US19870081419 申请日期 1987.08.04
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 SHAW, CHING-HAO;BOSSHART, PATRICK;MATZKE, DOUGLAS;KALYAN, VIBHU;HOUSTON, THEODORE
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址