发明名称 Method for setting the threshold voltage of a vertical power MOSFET
摘要 A wafer with a <100> orientation comprises a strongly doped N layer (substrate), a lightly doped N layer (middle layer) and a lightly doped P layer (top layer). A strongly doped N layer (source layer) is diffused into most of the top layer. An oxide layer is grown. A V groove with a flat bottom is anisotropically etched through openings in the oxide layer. The V groove is etched through the source layer and most of the P layer. The bottom of the groove initially is at a level above the junction between the top layer and the middle layer. Exposure to beam of phosphorous ions forms a shallow implanted channel region proximate the walls of the groove. An unwanted implanted region along the bottom of the groove is also formed. A second anisotropic etch, through the same oxide mask, deepens the groove bottom to a point below the junction, removing the unwanted portion of the implanted region along the groove bottom. The implanted concentration of the channel is later reduced as the gate oxide is formed. This method of groove formation can be used to set the threshold voltage of enhancement mode power MOSFETS, without comprising the breakdown voltage. It can also be used to produce depletion mode power MOSFETS with zero-gate on resistance values of a few MILLI-OHM CM2.
申请公布号 US4859621(A) 申请公布日期 1989.08.22
申请号 US19880150755 申请日期 1988.02.01
申请人 GENERAL INSTRUMENT CORP. 发明人 EINTHOVEN, WILLEM G.
分类号 H01L21/336;H01L29/78 主分类号 H01L21/336
代理机构 代理人
主权项
地址