发明名称 Instruction sequencer for parallel operation of functional units
摘要 An instruction sequencer for programming parallel operations of functional units in response to an instruction stream is shown. The instruction sequencer includes a random access memory for storing instruction segments which program the operations of the functional units. An instruction address register contains instruction addresses for selected locations in the memory having instruction segments stored therein. A memory address circuit reads out an instruction stream comprising instruction segments from the memory in response to the stored instruction address and stores the same in an instruction buffer register. A rotating network, which is operatively coupled to the instruction buffer register, rotates the instruction stream so as to position a selected instruction segment at a predetermined location in a rotating network. A control circuit determines whether the rotating network is required to rotate the instruction stream and, if so, directs the rotating network to position the selected instruction segment at the predetermined location in the rotating network. A first decoding circuit receives and decodes the selected instruction segment to produce a first control signal. A shifting circuit receives the rotated instruction stream and shifts the same an amount equal to at least the width of the selected instruction segment and then applies the same to a second decoding circuit which produces a second control signal. The first and second control signals are adapted to be applied to and commence operation of the functional units in parallel.
申请公布号 US4837678(A) 申请公布日期 1989.06.06
申请号 US19870035349 申请日期 1987.04.07
申请人 CULLER, GLEN J.;PEARSON, ROBERT B.;MCCAMMON, MICHAEL;PROCTOR, WILLIAM L.;RICHARDSON, JOHN L. 发明人 CULLER, GLEN J.;PEARSON, ROBERT B.;MCCAMMON, MICHAEL;PROCTOR, WILLIAM L.;RICHARDSON, JOHN L.
分类号 G06F9/22;G06F9/28;G06F9/38 主分类号 G06F9/22
代理机构 代理人
主权项
地址