发明名称 TURBINE CONTROL SYSTEM
摘要 Primary and secondary controllers both receive independent digital representations of shaft speed. Only one of the outputs of the two controllers is used. In order to detect a fault and isolate it to one of the two controllers, comparison is performed on the response of each controller with the response of the other controller. In addition, the response of each controller is compared with a system mathematical model which predicts the response which each controller should provide to a given set of inputs. If the first comparison indicates that one of the controllers is bad, the comparison with the system mathematical model identifies the faulty controller and provides a signal which removes it from operation and enables the good controller to begin providing control signals. Outputs of two independent controllers are available to control a valve actuator in a turbine control system. One of these valve drive signals is applied to the valve actuator while the other is applied to a termination. When a fault is detected in the active controller, the secondary controller is reinitialized to eliminate any drift which may have occurred therein to provide a valve drive signal closely equal to a valve drive signal previously provided by the active controller. Switchover is performed placing the previously inactive controller in the active condition and applying the signal from the previously active controller to the termination. A digital shaft speed sensor modifies a clock frequency and counting period to provide a speed signal having wide dynamic range with adequate resolution. The division ratio of a programmable divider counting pulses from a shaft encoder is modified by a central processing unit based on the count or speed measured in a preceding counting. The output of the programmable divider sets an interval during which clock pulses are counted to determine the shaft speed. Since the dividing ratio of the programmable divider is dynamically changed according to previous speed measurements, the total number of clock pulses is correspondingly changed. In addition, the output frequency of the clock pulses is changed so that, at low speed, a low clock frequency can be used at higher speeds, one or more higher clock frequencies can be used to maintain resolution with register memory size.
申请公布号 DE3378332(D1) 申请公布日期 1988.12.01
申请号 DE19833378332 申请日期 1983.04.08
申请人 GENERAL ELECTRIC COMPANY 发明人 CHANG, HSIAO-NAN L.;CLINE, JOHN ALLEN
分类号 G05B9/03;(IPC1-7):G05B9/03;F01D17/24;G01P3/48 主分类号 G05B9/03
代理机构 代理人
主权项
地址