发明名称 PIPELINE PROCESSOR AND CLOCK SKEWING PREVENTION SYSTEM AND METHOD
摘要 <p>A technique for providing skew compensation particularly in association with a pipelined processor. The skew occurs between first and second clock signals. The skew compensation technique of the invention provides for the proper transfer of information between stages even though the clock signals may have a skew greater than the inter-stage delay. A holding or latching means is provided between stages so as to hold the previous stage data for clocking into the subsequent stage register.</p>
申请公布号 JPS63273119(A) 申请公布日期 1988.11.10
申请号 JP19880088887 申请日期 1988.04.11
申请人 PRIME COMPUTER INC 发明人 BURAIAN REFUSUKII;JIYOSEFU ERU ARUDEIINI JIYUNIA;MAIKERU SHIYUWARUTSU
分类号 G06F1/10;G06F9/38 主分类号 G06F1/10
代理机构 代理人
主权项
地址