发明名称 CLOCK GENERATOR
摘要 A clock regenerator is designed as a phase locked loop (PLL) and comprises a phase detector (DET) which compares the phase of the input signal (Sp) with that of the output signal (Sa), the frequency of the phase detector being approximately N times smaller than the oscillator frequency. In the phase detector (DET), there are obtained from a regenerated output signal (Sa) two signals delayed by L/N periods, wherein L is a small integer, in order to form therefrom a pulse window comprising at least three zones. The clock regenerator comprises a loop filter (FIL) with a counter, the status of which is recorded in a logic circuit which controls a programmable divisor (DIV) in such a way that when the edges of the input pulse (Sp) fall in the central most zone, the counter counts toward zero and no correction is brought about.
申请公布号 JPS61288520(A) 申请公布日期 1986.12.18
申请号 JP19860129983 申请日期 1986.06.04
申请人 SIEMENS ALBIS AG 发明人 BURUUNO UENGAA
分类号 H03L7/06;H03L7/00;H03L7/099;H04L7/033 主分类号 H03L7/06
代理机构 代理人
主权项
地址