发明名称 NMOS DATA STORAGE CELL
摘要 An improved NMOS storage cell for use in shift registers is disclosed. Among other components, it contains a pair of inverters-one them an enabling inverter. A pre-charge transistor is placed in parallel with the first inverter to decrease the rise time associated with the transition from a logic low level output to a logic high level output. The result of adding the pre-charge transistor to the circuit is to increase the speed of operation of the storage cell, without the accompanying decrease in density with prior art methods, where the components must be enlarged. Another aspect of the present invention which further increases the density of the cell is the elimination of the complement clock line found in many prior art storage cells. The previous combination of a second inverter and a pass transistor connected to a complement clock line, is replaced by an enabling inverter connected to the clock line.
申请公布号 AU5686086(A) 申请公布日期 1986.11.20
申请号 AU19860056860 申请日期 1986.04.30
申请人 WANG LABORATORIES INC. 发明人 JEFFREY M. BESSOLO;MICHAEL A. WOLF
分类号 G11C11/41;G11C11/412;G11C19/00;G11C19/28;H01L21/8242;H01L21/8244;H01L27/10;H01L27/108;H01L27/11;H03K3/356 主分类号 G11C11/41
代理机构 代理人
主权项
地址