发明名称 MULTIPROCESSOR SYSTEM EMPLOYING PLURALITY OF TIGHTLY COUPLED PROCESSORS
摘要 Disclosed is a multiprocessor computer system including a plurality of processor modules with each of the processor modules including at least one processor and a cache memory which is shared by all of the processors of each processor module. The processor modules are connected to a system bus which comprises independent data, address, vectored interrupt, and control buses. A system memory which is shared by all the processor modules is also connected to the buses, and the cache memories in each processor module store those memory locations in the main memory most frequently accessed by the processors in its module. A system control module controls the operation and interaction of all of the modules and contains the bus arbiters for the vector, data and address buses. The system control module also controls the retrying of requests which are not completed and should any requester fail to obtain access to a bus, the system control module also unjams this deadlock. Each of these multiprocessor computer systems can be connected to another multiprocessor computer system through an interface which includes a cache for housing frequently accessed locations of the other multiprocessor system.
申请公布号 AU5340486(A) 申请公布日期 1986.09.04
申请号 AU19860053404 申请日期 1986.02.12
申请人 ENCORE COMPUTER CORP. 发明人 DAVID J. SCHANIN;JOHN R. BARTLETT;DAVID W. ZOPF;TREVOR A. CREARY;MARK J. NATALE;STEVEN J. FRANK;RUSSELL L. MOORE;CHARLES S. NAMIAS;BRAIN D. GILL;STEPHEN S. CORBIN;DAVID E. FORD
分类号 G06F15/16;G06F11/10;G06F11/20;G06F11/22;G06F11/267;G06F13/00;G06F13/16;G06F13/36;G06F13/362;G06F13/40;G06F13/42;G06F15/167;G06F15/177 主分类号 G06F15/16
代理机构 代理人
主权项
地址