发明名称 Method of fabricating a static induction type recessed junction field effect transistor
摘要 Junction field effect transistor, specifically a static induction transistor and method of fabricating. A low resistivity N-type layer is formed at the surface of a high resistivity N-type epitaxial layer which has been grown on a low resistivity N-type substrate of silicon. The surface of the low resistivity N-type layer is coated with silicon nitride, portions of the silicon nitride are removed and the silicon is etched to form parallel grooves with interposed ridges of silicon. Silicon dioxide is grown in the grooves, removed from the end walls of the grooves, and P-type zones are formed at the end walls of the grooves. The depth of the grooves is increased by etching to remove most of the P-type zone underlying each groove while leaving laterally extending P-type portions. Oxygen is implanted to convert the remainder of the P-type zones underlying the end walls of the grooves to silicon dioxide. Metal layers are deposited in the bottoms of the grooves making contact with the P-type portions. The grooves are filled with filler material and materials are etched away to produce a flat, planar surface with low resistivity N-type silicon of the ridges exposed in the surface and with filler material in the grooves also exposed at the surface. A large area metal contact is applied which extends across the surface and makes ohmic contact to the low resistivity N-type silicon of all the ridges.
申请公布号 US4566172(A) 申请公布日期 1986.01.28
申请号 US19840583512 申请日期 1984.02.24
申请人 GTE LABORATORIES INCORPORATED 发明人 BENCUYA, IZAK;COGAN, ADRIAN I.
分类号 H01L21/335;H01L29/10;(IPC1-7):H01L21/425 主分类号 H01L21/335
代理机构 代理人
主权项
地址