发明名称 DATA PROCESSOR
摘要 PURPOSE:To reduce the quantity of hardware by sharing part of a circuit to detect the overlap of addresss and the stored instruction confliction. CONSTITUTION:When data of n-bit registers 1-3 are referred to nR1-nR3, respectively, equations I and II are used to detect the overlap of addresses and a stored instruction confliction S-1 CONF, respectively. In the arithmetic of the equiation I , the read and store addresses are supplied to registers nR1 and nR2 respectively together with the operation of multiplexers MX1 and MX2. In the arithmetic of the equation II, multiplexers MX1-5 are switched to output high- order (n-m) bits of nR3 and nR1, medium-order (m-m') bits of nR3 and nR1, high-order (n-m) bits of nR3 and the output of an adder AD2, and medium- order (m-m') bits of nR3 and the output of an adder AD3 to exclusive OR circuits EOR2, 3, 1 and 4, respectively.
申请公布号 JPS6068437(A) 申请公布日期 1985.04.19
申请号 JP19830175719 申请日期 1983.09.22
申请人 FUJITSU KK 发明人 TAKEI MASAYOSHI;MURATA TAKESHI
分类号 G06F9/30;G06F9/38;G06F12/00;G06F12/02 主分类号 G06F9/30
代理机构 代理人
主权项
地址