发明名称 Memory addressing system
摘要 The computer system of this invention has a simple processing unit for providing most data processing by the computer system under control of a read-only memory which contains instructions and other data for the CPU. The system also includes a random access memory, a keyboard, a video terminal, and a port device in the form of a tape recorder/player. A master clock initiates timing used throughout the system. A multi-line data bus interconnects the CPU and the different memories of the system including the keyboard and the video RAM. Bi-directional communication is possible on the data bus. The addressing of these different memories is by way of an address bus from the CPU, which is a uni-directional bus. Data to be operated upon is stored in the random access memory. The keyboard is used for inputting data to the CPU and the video terminal is used for displaying data. Features of the present invention include a special reset scheme for the CPU, a multiplexing scheme for addressing the RAM, a technique for simply altering the control to provide capabilities of different capacity memories, alternate display of characters to provide, either a 32-character line or a 64-character line, an improved keyboard selection scheme, and improved video processing means.
申请公布号 US4500956(A) 申请公布日期 1985.02.19
申请号 US19820342069 申请日期 1982.01.25
申请人 TANDY CORPORATION 发明人 LEININGER, STEVEN
分类号 G06F3/153;G09G5/22;(IPC1-7):G06F13/00 主分类号 G06F3/153
代理机构 代理人
主权项
地址