发明名称 A sense amplifier.
摘要 <p>A flip-flop type sense amplifier for a semiconductor memory device is disclosed. The sense amplifier comprises a pair of CMOS inverters cross-coupled each other to form a CMOS flip-flop circuit having a couple of buffer circuits (Q7, Q8; Q9, Q10), which receive the read-out voltage signals (D) from multi-level memory cells and a predetermined reference voltage (Ref), respectively, and a couple of switching circuits (Qs, Q6; Q11, Q12) for inverting the power source voltage across the flip-flop circuit through common sources of the flip-flop circuit, in response to the transition between stand-by sequence and latching operation. That is, the common source of the p-channel transistors of the CMOS flip-flop circuit is connected to the negative potential source (Vss), and that of the n-channel transistors is connected to positive potential source (V.) during stand-by sequence, and vice-versa, during latching operation. This unique potential supply method enhances operational speed of the sense amplifier. In a multi-level memory device, a plurality of the sense amplifiers are connected in parallel for the discrimination of the read-out signals varying in a range of a few volts.</p>
申请公布号 EP0130910(A2) 申请公布日期 1985.01.09
申请号 EP19840401375 申请日期 1984.06.28
申请人 FUJITSU LIMITED 发明人 SUZUKI, YASUO;HIRAO HIROSHI;SUZUKI, YASUAKI
分类号 G11C11/56;G11C7/06;G11C11/409;G11C11/419;(IPC1-7):G11C7/00 主分类号 G11C11/56
代理机构 代理人
主权项
地址