发明名称 Microprocessor providing an interface between a peripheral subsystem and an object-oriented data processor
摘要 A microprocessor receives addresses and data from a peripheral subsystem for use in subsequently accessing portions of the main memory of a data processing system in a controlled and protected manner. Each of the addresses is used to interrogate an associative memory to determine if the address falls within one of the subranges for a "window" on the main memory address space. If the address matches, then it is used to develop a corresponding address on the main memory address space. The data associated with the peripheral subsystem address is then passed through the interface and into the main memory at the translated memory address. Data transfer is improved by buffering blocks of data on the microprocessor. Data bytes are written into the buffer at a slower rate than data blocks are read out of the buffer and into main memory. A buffer bypass register allows single bytes of data to be transferred to a single address by bypassing the buffer. Address development and memory response signals are generated by the microprocessor rather than the peripheral subsystem processor for block transfers.
申请公布号 US4407016(A) 申请公布日期 1983.09.27
申请号 US19810235470 申请日期 1981.02.18
申请人 INTEL CORPORATION 发明人 BAYLISS, JOHN A.;PETERSON, CRAIG B.;WILDE, DORAN K.
分类号 G06F12/10;G06F12/14;G06F13/28;(IPC1-7):G06F9/20 主分类号 G06F12/10
代理机构 代理人
主权项
地址