发明名称 SIMULATION FOR MULTIPLEX PORT MEMORY ARRAY
摘要 <p>A method and apparatus for simulating memory devices in a logic simulation machine (10,12,16,18). Both include a finite state machine (FSM) having input/output (I/O) sources, instruction storage resources, a real memory resource, and instruction execution resources. A plurality of memory device ports to be simulated are defined and associated with corresponding respective subsets of the I/O resources of the FSM. Permutated sets of simulated memory array access signals, such as data, address, and control, are bound to selectable ones of the simulated memory ports and stored in the FSM, with the parameters of the memory operation established by the simulated signals. Stored sets of access instructions, representative of memory access operations, are augmented by the simulated signals and executed by the FSM against the real memory resource. All array instructions representing the same memory array share the same address space in the real memory resource.</p>
申请公布号 JPS62251933(A) 申请公布日期 1987.11.02
申请号 JP19870053235 申请日期 1987.03.10
申请人 INTERNATL BUSINESS MACH CORP <IBM> 发明人 AN MARII RUUDEI
分类号 G06F11/26;G06F17/50;G06F19/00 主分类号 G06F11/26
代理机构 代理人
主权项
地址