发明名称 Silicide contacts for CMOS devices.
摘要 <p>In the manufacture of a CMOS device, oxide is etched away from polysilicon gate-level interconnects, and from source or drain regions of either conductivity type to which the polysilicon gate-level interconnect is desired to be connected. A metal is then deposited, and silicide is formed to connect the gate-level interconnect to the respective source and drain regions. To ensure continuity of the silicide connection, the gate oxide beneath the gate level interconnect is slightly undercut by a wet etching process, additional polysilicon is deposited conformally overall, and the additional polysilicon is anisotropically etched so that it is removed from all areas except those within the undercut region beneath the gate-level interconnect thus a continuous surface of silicon, from which a continuous layer of silicide is then grown, exists between the-polysilicon gate-level interconnect and the respective source and drain regions. Thus, self-aligned contacts are created, and no unwanted pn junctions are created.</p>
申请公布号 EP0066097(A2) 申请公布日期 1982.12.08
申请号 EP19820103674 申请日期 1982.04.29
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 SCOTT, DAVID B.;DAVIES, RODERICK D.;YEE-CHAUNG, SEE
分类号 H01L27/092;H01L21/285;H01L21/768;H01L21/8238;H01L29/78;(IPC1-7):01L21/285;01L23/48;01L21/60;01L23/52 主分类号 H01L27/092
代理机构 代理人
主权项
地址