发明名称 Multiple internal phase-locked loops for synchronization of chipset components and subsystems
摘要 An apparatus and a method for easing design constraints with respect to placement of computer system components and subsystems requiring relative synchronicity are described. In one embodiment, the apparatus includes a first phase-locked loop (PLL) coupled to a reference clock pin by a path of length L1 and a first PLL feedback pin by a path of length L2 such that L1 APPROX L2. In another embodiment, the apparatus includes a second PLL coupled to the reference clock pin by a path of length L3. The second PLL is coupled to an internal core of the integrated circuit by a path of length L4 such that L3 APPROX L4. In one embodiment, a computer system incorporating the apparatus includes a first propagation path of length L5 coupled to the first PLL output pin. The first PLL output pin is coupled to the first PLL feedback pin by a path of length L6 such that L5 APPROX L6. The choice of electrical lengths allows relative synchronicity between the clock signals propagated to the internal core and the end of the first propagation path.
申请公布号 US6009532(A) 申请公布日期 1999.12.28
申请号 US19980012202 申请日期 1998.01.23
申请人 INTEL CORPORATION 发明人 SELF, KEITH M.;SMITH, JEFFREY E.
分类号 G06F1/10;(IPC1-7):G06F1/12;G06F19/00 主分类号 G06F1/10
代理机构 代理人
主权项
地址