发明名称 CONTROL UNIT SQUENCER
摘要 Sequencer means for a microprogrammed control unit which develops consecutive addresses of microprograms, branches to subroutines with address saving and possible return to microprogram, as well as interrupting microprogram forcings with address saving of the interrupted microprograms. In order to allow the double saving of microprogram and subroutine addresses in case of concurrent interruptions and branches, the sequencer means is provided with two address generation loops each including a register. The two loops have a common portion to which they accede through a multiplexer. The first loop is further coupled to a saving register stack. While the first loop executes the saving of a microprogram address and the latching or a branch address received from the second loop, the second loop executes a first updating and related latching or interrupting microprogram address. During the following cycle, by command of the first microinstruction of the interrupting microprogram, the second loop performs a first updating and related latch of the interrupting microprogram address and the first loop saves into the register stack the branch address and performs a second updating and related latching of the interrupting microprogram address.
申请公布号 AU7129481(A) 申请公布日期 1981.12.17
申请号 AU19810071294 申请日期 1981.06.03
申请人 HONEYWELL INFORMATION SYSTEMS ITALIA S.P.A. 发明人 V. ZANCHI;T. MACCIANTI
分类号 G06F9/22;G06F9/26;G06F9/42;G06F9/46;G06F9/48 主分类号 G06F9/22
代理机构 代理人
主权项
地址