发明名称 Method of fabricating a recess channel array transistor using a mask layer with a high etch selectivity with respect to a silicon substrate
摘要 A method of fabricating a recess channel array transistor. Using a mask layer pattern having a high etch selectivity with respect to a silicon substrate, the silicon substrate and an isolation insulating layer are etched to form a recess channel trench. After forming a gate insulating layer and a recess gate stack on the recess channel trench, a source and a drain are formed in the silicon substrate adjacent to both sidewalls of the recess gate stack, thereby completing the recess channel array transistor. Because the mask layer pattern having the high etch selectivity with respect to the silicon substrate is used, a depth of the recess channel trench is easily controlled while good etching uniformity of the silicon substrate is obtained.
申请公布号 US7326621(B2) 申请公布日期 2008.02.05
申请号 US20040015366 申请日期 2004.12.16
申请人 SAMSUG ELECTRONICS CO., LTD. 发明人 CHO YOUNG-SUN;AHN TAE-HYUK;JEON JEONG-SIC;HONG JUN-SIK;KIM JI-HONG;PARK HONG-MI
分类号 H01L21/3065;H01L21/336;H01L21/28;H01L21/76;H01L21/8234;H01L29/423;H01L29/78 主分类号 H01L21/3065
代理机构 代理人
主权项
地址