发明名称 Process for forming a contact region between layers of polysilicon with an integral polysilicon resistor
摘要 A process for forming an electrical contact region between layers of polysilicon with an integral polysilicon resistor during the fabrication of MOS integrated circuits is disclosed. The contact region which does not require critical alignments, may be formed directly over an active channel or buried (substrate) contact. A silicon nitride mask is formed at the location of the contact region on the first polysilicon layer thereby allowing a thick oxide to be grown on the remainder of the substrate. After removal of the silicon nitride mask, a second polysilicon layer is formed which contacts the first layer at the contact region and defines the resistor. A doping step is used to establish the resistance of the resistor. The process permits the fabrication, by way of example, of a static (bistable) MOS memory cell employing polysilicon loads with an area of approximately 1.5 mils2.
申请公布号 US4178674(A) 申请公布日期 1979.12.18
申请号 US19780890139 申请日期 1978.03.27
申请人 INTEL CORP 发明人 LIU, SHEAU-MING S;OWEN, WILLIAM H III;PASHLEY, RICHARD D
分类号 H01L27/04;H01L21/306;H01L21/321;H01L21/3215;H01L21/331;H01L21/768;H01L21/822;H01L21/8244;H01L23/522;H01L27/11;H01L29/73;H01L29/78;(IPC1-7):B01J17/00 主分类号 H01L27/04
代理机构 代理人
主权项
地址