发明名称 Method and processor having bit-addressable scratch pad memory
摘要 A microprogrammed processor having a bit-addressable scratch pad memory with variable length operands and a method of operation which increase processor operating speed, permit use of simpler interpretive firmware, and require a reduced amount of firmware memory than prior microprogrammed processors. Microinstructions each including a six bit op code field and first and second five bit address fields are stored in a high speed firmware memory. The two address fields are transferred to address inputs of a dual port descriptor memory which stores descriptors. Two descriptors are simultaneously fetched from locations of the descriptor memory determined by the first and second address fields of the microinstruction. Each descriptor includes an address field which defines a location of the least significant bit of an operand in the scratch pad memory and a length field which defines the length of that operand. Two operands or partial operands are fetched from the scratch pad memory and transferred to a rotator circuit which automatically aligns the fetched operand to an arithmetic and logic unit which performs iterative and fractional operations. The disclosed system and method permit interpretation of virtual instructions without utilizing additional firmware subroutines to accomplish shifting or masking of variable length operands or to perform iterative operations or carry safe operations involving the operands to align them with fixed width hardware of the processor.
申请公布号 US4135242(A) 申请公布日期 1979.01.16
申请号 US19770849048 申请日期 1977.11.07
申请人 NCR CORPORATION 发明人 WARD, WILLIAM P.;GILLOW, GEORGE B.
分类号 G06F9/22;G06F9/06;G06F9/34;G06F9/35;G06F9/38;G06F12/04;G06F12/08;(IPC1-7):G06F13/00 主分类号 G06F9/22
代理机构 代理人
主权项
地址