发明名称 Security chip architecture and implementations for cryptography acceleration
摘要 An architecture and a method for a cryptography acceleration is disclosed that allows significant performance improvements without the use of external memory. Specifically, the chip architecture enables "cell-based" processing of random-length IP packets. The IP packets, which may be of variable and unknown size, are split into fixed-size "cells." The fixed-sized cells are then processed and reassembled into packets. The cell-based packet processing architecture of the present invention allows the implementation of a processing pipeline that has known processing throughput and timing characteristics, thus making it possible to fetch and process the cells in a predictable time frame. The architecture is scalable and is also independent of the type of cryptography performed. The cells may be fetched ahead of time (pre-fetched) and the pipeline may be staged in such a manner that attached (local) memory is not required to store packet data or control parameters.
申请公布号 US6477646(B1) 申请公布日期 2002.11.05
申请号 US20000510486 申请日期 2000.02.23
申请人 BROADCOM CORPORATION 发明人 KRISHNA SURESH;OWEN CHRISTOPHER
分类号 G06F1/00;G06F9/38;G06F21/00;(IPC1-7):H04L9/32 主分类号 G06F1/00
代理机构 代理人
主权项
地址