发明名称 Odd byte memory addressing.
摘要 <p>An instruction handling arrangement for a data processing system, and particularly a microinstruction operated data processing system, in which a test circuit (16 to 19, 34, 35) tests the parity of, e.g. the least significant bit of an address stored in a memory address register (11, 28). If the bit is of a predeteimined parity, the test circuit (16 to 19, 34, 35) generates an interrupt to the CPU (12), or more specifically, the ALU (30). The interrupt initializes an interrupt routine which assembles the accessed information word. For the other parity, execution of any current operation continues uninterruptedly.</p>
申请公布号 EP0057067(A2) 申请公布日期 1982.08.04
申请号 EP19820300202 申请日期 1982.01.15
申请人 SPERRY CORPORATION 发明人 WEIDNER, ALBERT J.
分类号 G06F12/06;G06F11/10;G06F12/04;(IPC1-7):06F13/00 主分类号 G06F12/06
代理机构 代理人
主权项
地址