发明名称
摘要 A method for manufacturing a semiconductor device that includes p- and n-type regions formed on an insulating substrate, and an interconnection layer electrically coupled with these p- and n-type regions. The interconnection layer is an n-type polycrystalline silicon layer which is electrically coupled with the p- and n-type regions through a metal silicide film formed between the interconnection layer and the p- and n-type regions.
申请公布号 DE3127996(C2) 申请公布日期 1991.10.10
申请号 DE19813127996 申请日期 1981.07.15
申请人 KABUSHIKI KAISHA TOSHIBA, KAWASAKI, KANAGAWA, JP 发明人 EGAWA, HIDEHARU, TOKIO/TOKYO, JP;NISHI, YOSHIO;MAEGUCHI, KENJI, YOKOHAMA, JP
分类号 H01L21/768;H01L21/28;H01L23/532;H01L27/12;H01L29/43 主分类号 H01L21/768
代理机构 代理人
主权项
地址