发明名称 Dividerless PLL architecture
摘要 A phase-locked loop (PLL) achieves initial lock using a course fractional-N divider driving a binary phase detector. Once frequency lock is achieved, this divider may be turned off, while an adaptive phase detector takes over control of the PLL front end. The adaptive phase detector (APD) receives input directly from the VCO and the reference clock, deriving digital control signals and a precision phase detector output. The APD operates at the update rate, generating a digital delta sigma modulator (DSM) data stream output at the update rate. The APD automatically locks to a digitally generated ramp corresponding to an expected difference between the VCO output and the reference clock, while adaptively correcting for DC errors and ramp cancellation errors.
申请公布号 US7548123(B2) 申请公布日期 2009.06.16
申请号 US20070777779 申请日期 2007.07.13
申请人 SILICON LABORATORIES INC. 发明人 FREY DOUGLAS R.
分类号 H03L7/16;H03L7/18 主分类号 H03L7/16
代理机构 代理人
主权项
地址