发明名称 Method and system for improving a placement of cells using energetic placement units alternating contraction and expansion operations
摘要 A method of cell placement for an integrated circuit chip includes performing a contraction operation by which at least some of the cells are relocated to new positions that provide lower interconnect wirelength. For each cell, the centroid of the net of cells to which the cell is connected is computed. The cell is then moved toward the centroid by a distance that is equal to the distance from the current position of the cell to the centroid multiplied by a "chaos" factor. This process continues until a specific energy condition is met; then the 'expansion' mode is entered. An expansion operation is then performed by which the net force exerted on each cell by other cells in the placement and a resulting altered velocity of the cell are calculated, and a new cell position is calculated based on the altered velocity over an incremental length of time. The system stays in expansion mode until another energy criterion is met. The contraction and expansion modes are repeated in alternation, with the expansion operation preventing the cells from being undesirably converged by the contraction operation. At the start of each expansion operation, a normalization operation is performed to prevent skewing of the cells along a particular axis./!
申请公布号 US5754444(A) 申请公布日期 1998.05.19
申请号 US19960735249 申请日期 1996.10.29
申请人 LSI LOGIC CORPORATION 发明人 KOFORD, JAMES S.
分类号 G06F17/50;(IPC1-7):G06F15/00 主分类号 G06F17/50
代理机构 代理人
主权项
地址