发明名称 Semiconductor memory device
摘要 A semiconductor memory device including a memory cell array, bit lines, and sense amplifier groups. The memory cell array is composed of a plurality of memory cells arranged roughly in a matrix pattern. A plurality of the memory cells arranged in a row are activated in response to a row address decode signal. A pair of the bit lines are provided for each column. The data of the corresponding activated memory cells are transmitted to the bit line pair. Each of the sense amplifier groups has n-units of sense amplifiers each connected to the bit line pair, to sense and amplify data read to the bit line pair connected thereto. The respective reference potential terminals of the sense amplifiers of each of the sense amplifier groups are connected to a single common node which can be connected to a reference potential via a sense amplifier activating transistor turned on in response to a row address signal. The sense amplifiers can be operated at high speed, while preventing erroneous operation, because the wiring resistances and the parasitic capacitances of the common source node of the sense amplifiers can be reduced.
申请公布号 US5848011(A) 申请公布日期 1998.12.08
申请号 US19970824737 申请日期 1997.03.26
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 MURAOKA, KAZUYOSHI;KOYANAGI, MASARU;TAKEUCHI, YOSHIAKI
分类号 G11C11/419;G11C7/06;G11C7/12;G11C11/401;G11C11/409;(IPC1-7):G11C7/00 主分类号 G11C11/419
代理机构 代理人
主权项
地址