发明名称 MULTILAYER WIRING BOARD AND SEMICONDUCTOR DEVICE
摘要 PROBLEM TO BE SOLVED: To provide a multilayer wiring board for preventing a load from being applied to design by efficiently drawing out a wiring pattern from a pad arrangement region. SOLUTION: In the multilayer wiring board 30, the pad arrangement region, where a connection pad 12 to which a semiconductor element is flip-chip connected is disposed in a square grid shape, is provided on a substrate, and the multilayer wiring board 30 has a wiring pattern, where the other end is drawn out of the connection pad 12 to the outside of the pad arrangement region. A pad non-arrangement region is periodically provided along the outer periphery of the pad arrangement region. When the pitch of the connection pad 12, a connection pad diameter, the minimum spacing between the wiring patterns and that between the wiring pattern and the connection pad 12, the minimum wiring width of the wiring pattern, and the number of columns and the number of rows where the pad 12 is not disposed in the pad non-arrangement region are set to P, d, s, w, Ndl, and Ndr, respectively, the connection pad 12 and the wiring patterns are disposed in the arrangement meeting a formula of ((Ndl+1)P-d-s)/(w+s)≥2Ndr+Ndl. COPYRIGHT: (C)2009,JPO&INPIT
申请公布号 JP2009135375(A) 申请公布日期 2009.06.18
申请号 JP20070312137 申请日期 2007.12.03
申请人 SHINKO ELECTRIC IND CO LTD 发明人 HORIUCHI MICHIO;TOKUTAKE YASUE;SUGANUMA SHIGEAKI;KOIZUMI NAOYUKI;KATAGIRI FUMIMASA
分类号 H01L23/12;H05K1/02;H05K3/34 主分类号 H01L23/12
代理机构 代理人
主权项
地址
您可能感兴趣的专利