发明名称 Laminated Stress Overlayer Using In-SITU Multiple Plasma Treatments for Transistor Improvement
摘要 Integrated circuits (ICs) commonly contain pre-metal dielectric (PMD) liners with compressive stress to increase electron and hole mobilities in MOS transistors. The increase is limited by the thickness of the PMD liner. The instant invention is a multi-layered PMD liner in an integrated circuit which has a higher stress than single layer PMD liners. Each layer in the inventive PMD liner is exposed to a nitrogen-containing plasma, and which has a compressive stress higher than 1300 MPa. The PMD liner of the instant invention is composed of 3 to 10 layers. The hydrogen content of the first layer may be increased to improve transistor properties such as flicker noise and Negative Bias Temperature Instabilty (NBTI). An IC containing the inventive PMD liner and a method for forming same are also claimed.
申请公布号 US2009152639(A1) 申请公布日期 2009.06.18
申请号 US20070959111 申请日期 2007.12.18
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 BU HAOWEN;HU JERRY CHE-JEN;KHAMANKAR RAJESH
分类号 H01L29/94;H01L21/31;H01L21/8238;H01L23/58 主分类号 H01L29/94
代理机构 代理人
主权项
地址