发明名称 Method and/or apparatus for implementing reduced bandwidth high performance VC1 intensity compensation
摘要 An apparatus comprising a first circuit, a second circuit and a third circuit is disclosed. The first circuit may be configured to generate an output signal and one or more motion vectors in response to (i) a bitstream signal and (ii) a predictor signal. The second circuit may be configured to generate one or more reference data pixels in response to an address signal and the output signal. The third circuit may be configured to generate the predictor signal and address signal in response to (i) the motion vectors and (ii) the reference data pixels.
申请公布号 US2008069219(A1) 申请公布日期 2008.03.20
申请号 US20060524125 申请日期 2006.09.20
申请人 LSI LOGIC CORPORATION 发明人 PEARSON ERIC C.;JOCH ANTHONY PETER
分类号 H04N11/02;H04N7/12 主分类号 H04N11/02
代理机构 代理人
主权项
地址
您可能感兴趣的专利