发明名称 LOW VOLTAGE DIFFERENTIAL SIGNALING CIRCUIT WITH MID-POINT BIAS
摘要 A low voltage differential signaling circuit employs a mid-point biasing scheme that maintains a desired common mode voltage across all logic states signaled by the circuit. In one driver implementation, separate conduction paths are used to signal respective logic states on a pair of differential signal liens. A common pair of resistors are provided in the conduction path between the two signal lines. The midpoint between the pair of resistors is tied to the desired common mode voltage. A midpoint bias circuit is coupled to a variable resistance in the conduction path so as to maintain the desired common mode voltage by virtue of a voltage division so as to minimize the amount of non-conduction path current at the mid point node. In one example, a replica circuit further provides an anticipated midpoint voltage to the midpoint bias circuit for comparison to the desired midpoint voltage. The midpoint bias circuit adjusts the variable resistance in accordance with the comparison.
申请公布号 WO02103906(A2) 申请公布日期 2002.12.27
申请号 WO2002US19029 申请日期 2002.06.14
申请人 NURLOGIC DESIGN, INC. 发明人 BRUNOLLI, MICHAEL, J.
分类号 H04L25/02 主分类号 H04L25/02
代理机构 代理人
主权项
地址