发明名称 Split transaction protocol for the peripheral component interconnect bus
摘要 A computer system including the peripheral component interconnect (PCI) bus, including the LOCK# and STOP# signals and also having an extra sideband signal for supporting posted read transactions. The extra sideband signal, referred to as POST#, is used in conjunction with the LOCK# and STOP# signals defined in the PCI specification to implement the posted read. A posting target that determines that its read cycle is a long latency read, where the PCI bus should be released for non-exclusive accesses in the interim, asserts the STOP# and POST# signals to disconnect or retry the master and initiate a posted read. The master asserts the LOCK# signal in response to lock the posted target for the posted read, and then rearbitrates the PCI bus to other masters. Other masters may then access the PCI bus and perform non-exclusion access in the interim, while the posted target fetches the requested data. Masters requiring locked cycles or access to the posted target are disconnected or retried, or the cycle is otherwise aborted. Eventually, the original posting master regains control of the PCI bus, re-asserts the locked access and retrieves the data from the posted target.
申请公布号 US5533204(A) 申请公布日期 1996.07.02
申请号 US19940229233 申请日期 1994.04.18
申请人 COMPAQ COMPUTER CORPORATION 发明人 TIPLEY, ROGER E.
分类号 G06F13/36;(IPC1-7):G06F13/36;G06F13/00 主分类号 G06F13/36
代理机构 代理人
主权项
地址