发明名称 ULTRA LOW POWER DUAL QUANTIZER ARCHITECTURE FOR OVERSAMPLING DELTA-SIGMA MODULATOR
摘要 Power consumption of analog-to-digital converters (ADCs) is one important requirement for automotive and consumer devices. One flavor of an ADC is a dual quantizer architecture for oversampling delta-sigma modulators. The dual quantizer delta-sigma modulator has a first quantizer for digitizing the output of the loop filter and a second quantizer for digitizing the input of the quantizer. However, the quantization noise of the second quantizer is a highly correlated signal and significantly degrades the spectrum of the delta-sigma modulator. To address this issue, an improvement to the dual quantizer architecture is made to cancel the quantization noise of the second quantizer that is digitizing the input. Furthermore, the improvement allows the second quantizer to run at a much slower sampling rate than the first quantizer. Advantageously, the improvement provides reduction in power consumption and the overall area of modulator.
申请公布号 EP3104530(A1) 申请公布日期 2016.12.14
申请号 EP20160172738 申请日期 2016.06.02
申请人 Analog Devices, Inc. 发明人 NGUYEN, Khiem Quang
分类号 H03M3/02;H03M3/04 主分类号 H03M3/02
代理机构 代理人
主权项
地址