发明名称 Power semiconductor module
摘要 A power semiconductor module has an insulating layer; a copper base substrate having first and second copper blocks, either the first or the second copper block being fixed on one side and the other being fixed on the other side of the insulating layer; a plurality of power semiconductor elements using silicon carbide, and having one side fixed onto the first copper block with a conductive bond layer; a plurality of implant pins fixed to the other side of each of the plurality of power semiconductor elements with a conductive bond layer; a printed circuit board fixed to the implant pins and disposed to face the power semiconductor elements; a first sealing material containing no flame retardant, and disposed at least between the power semiconductor elements and the printed circuit board; and a second sealing material containing a flame retardant, and disposed to cover the first sealing material.
申请公布号 US9287187(B2) 申请公布日期 2016.03.15
申请号 US201214125019 申请日期 2012.04.16
申请人 FUJI ELECTRIC CO., LTD. 发明人 Yanagawa Katsuhiko;Ikeda Yoshinari
分类号 H01L23/48;H01L23/52;H01L29/40;H01L23/08;H01L25/07;H01L23/31;H01L23/29;H01L25/18;H01L21/56;H01L25/16;H01L23/053 主分类号 H01L23/48
代理机构 代理人 Kanesaka Manabu
主权项 1. A semiconductor power module molded structure, comprising: a case; and a plurality of power semiconductor modules in the case, each of the power semiconductor modules comprising: one insulating layer, a copper base substrate having a first copper block and a second copper block, either the first or second copper block being fixed on one side of the one insulating layer and the other being fixed on the other side of the one insulating layer;a plurality of power semiconductor elements having silicon carbide and formed on the copper base substrate, each having one side fixed onto the first copper block with a first conductive bond layer;a plurality of implant pins fixed to the other side of each of the plurality of power semiconductor elements with a second conductive bond layer;a printed circuit board fixed to the plurality of implant pins and disposed to face the plurality of power semiconductor elements;a first sealing material containing no flame retardant, and disposed only at a portion where the plurality of power semiconductor elements is enclosed, the first sealing material covering an upper portion and side portions of each of the plurality of power semiconductor elements between the copper base substrate and the printed circuit board;a second sealing material containing a flame retardant, and disposed to cover the first sealing material; andan external connection terminal extending upwardly from the copper base substrate to cross the printed circuit board,wherein said plurality of power semiconductor elements is disposed on the one insulating layer with a space therebetween, only the first sealing material being disposed in the space and around said plurality of power semiconductor elements,the second sealing material encloses an outer circumferential part of the first sealing material surrounding said plurality of power semiconductor elements to directly cover side portions of the first sealing material and indirectly cover an upper portion of the first sealing material through the printed circuit board,the first sealing material contains no flame retardant to enhance a thermal resistant performance, and the second sealing material contains the flame retardant to resist oxidation degradation, andthe first sealing material encloses the external connection terminal between the copper base substrate and the printed circuit board, wherein said plurality of power semiconductor modules is arranged side by side in the case, the printed circuit boards of the plurality of power semiconductors are integrally connected to each other, and the second sealing material is arranged in the case between the plurality of power semiconductor modules, and wherein a heat distortion temperature of each of the first sealing materials is 175° C. to 225° C., a thermal expansion coefficient of each of the first sealing materials is 1.5×10−5/° C. to 1.8×10−5/° C., and a bonding strength of each of the first sealing materials to each of the copper base substrates is 10 MPa to 30 MPa; a heat distortion temperature of each of the second sealing materials is 100° C. to 175° C., a thermal expansion coefficient of each of the second sealing materials is 1.5×10−5/° C. to 1.8×10−5/° C., and a bonding strength of each of the second sealing materials to each of the copper base substrates is 10 MPa to 30 MPa; and liquid epoxy resin is used in the first sealing materials and the second sealing materials.
地址 Kawasaki-Shi JP