主权项 |
1. An integrated circuit wafer comprising:
(a) a first data input and output lead, a second data input and output lead separate from the first data input and output lead, a first channel clock input lead, and a second channel clock input lead separate from the first channel clock input lead; (b) a first die including:
(i) first channel circuitry having:
(A) a channel interface that includes a bidirectional lead connected to the first data input and output lead for carrying a test mode select signal, a test data in signal, and a test data out signal, and including a first clock input lead connected to the first channel clock input lead, and(B) a linking module interface that includes a test mode select output lead, a test data in output lead, a test data out input lead, and a test clock output lead;(ii) first TAP domains, each first TAP domain being connected to first functional logic and having a TAP interface that includes a test mode select input, a test data input, a test clock input, and a test data output; and(iii) first TAP linking module circuitry having a first interface connected to the linking module interface of the first channel circuitry and second interfaces, each second interface being connected to the TAP interface of a first TAP domain; and (b) a second die including:
(i) second channel circuitry having:
(A) a channel interface that includes a bidirectional lead connected to the second data input and output lead for carrying a test mode select signal, a test data in signal, and a test data out signal, and including a second clock input lead connected to the second channel clock input lead, and(B) a linking module interface that includes a test mode select output lead, a test data in output lead, a test data out input lead, and a test clock output lead;(ii) second TAP domains, each second TAP domain being connected to second functional logic and having a TAP interface that includes a test mode select input, a test data input, a test clock input, and a test data output; and(iii) second TAP linking module circuitry having a first interface connected to the linking module interface of the second channel circuitry and second interfaces, each second interface being connected to the TAP interface of a second TAP domain. |