发明名称 BRANCH PROCESSING METHOD AND SYSTEM
摘要 A method for branch processing is provided. The method includes determining an instruction type of an instruction written into a cache memory and recording the instruction type. The method also includes calculating a branch target instruction address of the branch instruction and recording target address information corresponding to the branch target instruction address when the instruction is a branch instruction, where the target address information corresponds to one instruction segment containing at least the branch target instruction. Further, the method includes filling the instruction segment containing at least the branch target instruction into the position corresponding to the target address information in the cache memory based on the branch target instruction address when the branch target instruction is not stored in the cache memory, such that before a CPU core executes the branch instruction, a next instruction following the branch instruction in a program sequence and the branch target instruction of the branch instruction are stored in the cache memory.
申请公布号 US2015339125(A1) 申请公布日期 2015.11.26
申请号 US201314443393 申请日期 2013.11.22
申请人 Shanghai XinHao Micro Electronics Co. Ltd. 发明人 LIN KENNETH CHENGHAO
分类号 G06F9/38;G06F12/08;G06F9/30 主分类号 G06F9/38
代理机构 代理人
主权项 1. A branch processing method for controlling a pipeline operation of a processor, comprising: determining an instruction type of an instruction written into a cache memory and recording the instruction type; when the instruction is a branch instruction, calculating a branch target instruction address of the branch instruction and recording target address information corresponding to the branch target instruction address, wherein the target address information corresponds to one instruction segment containing at least the branch target instruction; and when the branch target instruction is not stored in the cache memory, based on the branch target instruction address, filling the instruction segment containing at least the branch target instruction into the position corresponding to the target address information in the cache memory, such that, before a CPU core executes the branch instruction, a next instruction following the branch instruction in a program sequence and the branch target instruction of the branch instruction are stored in the cache memory.
地址 Shanghai CN