发明名称 Setting information storage circuit and integrated circuit chip including the same
摘要 A setting information storage circuit includes first decoders configured to generate first input enable signals, respectively, in response to selection codes and a first set signal, first register sets configured to correspond to the first decoders, respectively, and to receive setting data when first input enable signals generated from the first decoders corresponding to the first register sets, respectively, are enabled, and store the received setting data, a second decoders configured to generate a second input enable signals, respectively, in response to the selection codes and a second set signal, and a second register sets configured to correspond to the second decoders, respectively, and to receive the setting data when second input enable signals generated from the second decoders corresponding to the second register sets, respectively, are enabled, and store the received setting data.
申请公布号 US9053776(B2) 申请公布日期 2015.06.09
申请号 US201213672493 申请日期 2012.11.08
申请人 SK Hynix Inc. 发明人 Kim Kwanweon;Yoon Hyunsu;Hwang Jeongtae
分类号 G11C7/20;G11C8/10;G11C8/12;G11C29/00;G11C29/44 主分类号 G11C7/20
代理机构 IP & T Group LLP 代理人 IP & T Group LLP
主权项 1. An integrated circuit chip, comprising: a selection code transfer bus configured to transfer selection codes; a setting data transfer bus configured to transfer setting data; a first line configured to transfer a first set signal; a second line configured to transfer a second set signal; a plurality of first decoders configured to generate a plurality of first input enable signals, respectively, in response to the selection codes and a first set signal; a plurality of first register sets configured to correspond to the plurality of first decoders, respectively, and to receive the setting data when the first input enable signals generated from the first decoders corresponding to the first register sets, respectively, are enabled, and to store the received setting data; a plurality of second decoders configured to generate a plurality of second input enable signals, respectively, in response to the selection codes and the second set signal; a plurality of second register sets configured to correspond to the plurality of second decoders, respectively, and to receive the setting data when the second input enable signals generated from the plurality of second decoders corresponding to the second register sets, respectively, are enabled, and to store the received setting data; a reception circuit configured to receive a plurality of signals externally; and an encoding circuit configured to generate the selection codes, the setting data, the first set signal, and the second set signal by using the plurality of signals received through the reception circuit.
地址 Gyeonggi-do KR