发明名称 Dispositif et procédé pour transférer ou compter des informations
摘要 936,843. Circuits employing bi-stable magnetic elements. INTERNATIONAL BUSINESS MACHINES CORPORATION. Feb. 29, 1960 [Feb. 27, 1959], No. 7044/60. Class 40 (9). A data storage device comprises two transformer elements 10, 11 each having a saturable core, input windings being connected to a common input circuit 12, and output winding being connected to a common output circuit 13, the arrangement being such that the establishment of a current in either of the circuits tends to produce opposing currents in the windings of the other circuit, the relative magnitudes of which depend on the states of saturation of the cores. The input circuit includes a loading element 17 which causes a low impedance to be reflected into the output circuit when current flows in the input circuit in one direction. The condition of the device is tested by the application of A.C. (e.g. from line A) to the output circuit, in which currents of different magnitude are developed according to the saturation state of the two cores. In the OFF condition the remanent states of the cores are in the same direction so that the applied A.C. takes the cores through identical hysteresis loops. The primary windings being oppositely poled, no current flows therein, so that the secondaries present high impedance and no current is applied to the succeeding stage (Fig. 2 shows a plurality of such devices arranged as a shift register). In the ON state the cores have opposite states of remanence. During the first positive half cycle, core 10 remains saturated, and the voltage induced across core 11 is short circuited by rectifier 17. The secondary winding thus presents low impedance and a large part of the voltage is thus applied to the succeeding stage. The core 11 is partially demagnetized on this half cycle. On the succeeding negative half cycle, the roles of cores 10 and 11 are reversed, and a negative signal is sent to the succeeding stage. In this case, however, the initial part t 1 (Fig. 5a) of the half cycle is missing since this corresponds to the case where neither core is saturated (so that the oppositely poled secondaries present high impedance). The procedure continues on subsequent half cycles, the periods t 1 , t 2 ... progressively increasing as the cores leave the saturated condition more and more in each half-cycle, so that the current fed to the succeeding stage dwindles to zero with the cores ultimately traversing the whole of their hysteresis loops together, so that they then are in identical magnetic states, i.e. they are in the OFF state. In the succeeding stage, the negative half cycles are suppressed by the rectifier in the input circuit and the positive half cycles magnetize the cores in opposite directions. Step by step shifting of the registrations is effected by alternately pulsing line A and line B with A.C. In a modification, Fig. 3 (not shown), a feedback condenser is connected between the point 13 and the primary windings to maintain the device on the ON condition for as long as the A.C. pulse is applied.
申请公布号 FR1226692(A) 申请公布日期 1960.07.15
申请号 FR19590787928 申请日期 1959.02.27
申请人 COMPAGNIE IBM FRANCE 发明人 FRANCEY S.;ALBIN J.
分类号 G11C19/04;H03K17/80;H03K23/76 主分类号 G11C19/04
代理机构 代理人
主权项
地址