发明名称 Timestamp predictor for packets over a synchronous protocol
摘要 A physical layer communication device (PHY) transmits and receives signal to and from a communication link using a synchronous protocol. The PHY communicates with a higher-layer device using a packet protocol. Timestamp values contained in timing-related messages in some packets are written or modified by the PHY. Delays incurred in transmitting and receiving the packets are predicted and used in setting the timestamp values.
申请公布号 US9042366(B2) 申请公布日期 2015.05.26
申请号 US201012895467 申请日期 2010.09.30
申请人 Vitesse Semiconductor Corporation 发明人 Swartzentruber Ron;Rao Ganesh
分类号 H04J3/06;H04L12/66;H04J3/16;H04L12/24;H04L12/26 主分类号 H04J3/06
代理机构 Klein, O'Neill & Singh, LLP 代理人 Klein, O'Neill & Singh, LLP
主权项 1. A physical layer communication device, comprising: a transmit timestamp processor configured to receive packets formatted according to a packet protocol and configured to update timestamp fields contained in first timing-related messages contained in at least some of the received packets utilizing at least predicted transmission delays; a transmit processing block coupled to the transmit timestamp processor, the transmit processing block configured to adapt the received packets to a synchronous protocol and to transmit a signal formatted according to the synchronous protocol containing the received packets; a transmit delay predictor configured to predict delays that will be incurred in adapting of the received packets to the synchronous protocol and in the transmitting the received packets in the signal from the transmit processing block, based on delay related information from the transmit processing block, and supply the predicted transmission delays to the transmit timestamp processor; a receive processing block configured to receive an input signal formatted according to the synchronous protocol and extract packets formatted according to the packet protocol from the received signal; a receive timestamp processor coupled to the receive processing block, the receive timestamp processor configured to update timestamp fields contained in second timing-related messages contained in at least some of the extracted packets from the receive processing block utilizing at least predicted reception delays; and a receive delay predictor configured to predict delays incurred in the receive processing block and supply the predicted reception delays to the receive timestamp processor.
地址 Camarillo CA US