发明名称 直列接続された半導体デバイスの構成内のクロック信号同期の方法
摘要 <p>A system includes a system controller (102) and a configuration of series-connected semiconductor devices (104). Such a device includes an input for receiving a clock signal originating from a previous device, and an output for providing a synchronized clock signal destined for a succeeding device. The device further includes a clock synchronizer (110) for producing the synchronized clock signal by processing the received clock signal and an earlier version of the synchronized clock signal. The device further includes a device controller for adjusting a parameter used by the clock synchronizer in processing the earlier version of the synchronized clock signal. The system controller further includes a detector (506) for processing the first and second clock signals (S TCK ,S RCK ) to detect a phase difference therebetween; and a synchronization controller (508) for commanding an adjustment to the clock synchronizer in at least one of the devices based on the phase difference (S DIFF ) detected by the detector.</p>
申请公布号 JP5680151(B2) 申请公布日期 2015.03.04
申请号 JP20130155351 申请日期 2013.07.26
申请人 发明人
分类号 H04L7/02;H03K5/00;H04L7/00 主分类号 H04L7/02
代理机构 代理人
主权项
地址
您可能感兴趣的专利