发明名称 3D memory array with improved SSL and BL contact layout
摘要 A 3D memory device includes a plurality of ridges, in some embodiments ridge-shaped, in the form of multiple strips of conductive material separated by insulating material, arranged as bit lines which can be coupled through decoding circuits to sense amplifiers. The strips of conductive material have side surfaces on the sides of the stacks. A plurality of conductive lines arranged as word lines which can be coupled to row decoders, extends orthogonally over the plurality of stacks. The conductive lines conform to the surface of the stacks. Memory elements lie in a multi-layer array of interface regions at cross-points between side surfaces of the semiconductor material strips on the stacks and the conductive lines. The memory elements are programmable, like the anti-fuses or charge trapping structures. In some embodiments, the 3D memory is made using only two critical masks for multiple layers. Some embodiments include a staircase-shaped structure positioned at ends of the semiconductor material strips. Some embodiments include SSL interconnects on a metal layer parallel to the semiconductor material strips, and further SSL interconnects on a higher metal layer, parallel to the word lines.
申请公布号 US8890233(B2) 申请公布日期 2014.11.18
申请号 US201113018110 申请日期 2011.01.31
申请人 Macronix International Co., Ltd. 发明人 Hung Chun-Hsiung;Lue Hang-Ting;Shen Shin-Jang
分类号 H01L29/792;H01L27/06;H01L27/10;H01L27/102;H01L27/115;H01L29/66;G11C17/16;H01L27/02;G11C13/00;G11C16/04 主分类号 H01L29/792
代理机构 Haynes Beffel & Wolfeld LLP 代理人 Suzue Kenta;Haynes Beffel & Wolfeld LLP
主权项 1. A memory device, comprising: an integrated circuit substrate; a plurality of stacks of semiconductor material strips extending out of the integrated circuit substrate, the plurality of stacks including at least two semiconductor material strips separated by insulating material into different plane positions of a plurality of plane positions, different stacks of the plurality of stacks sharing a same staircase-shaped structure, the semiconductor material strips that share a same plane position of the plurality of plane positions being electrically coupled to a same bit line of a plurality of bit lines; the plurality of bit lines electrically coupled via a first plurality of conducting plugs to the plurality of stacks at the plurality of different plane positions, such that different bit lines distinguish different plane positions of the plurality of plane positions; a plurality of column select lines electrically coupled via a second plurality of conducting plugs to the plurality of stacks at the plurality of different plane positions, such that different column select lines of the plurality of column select lines distinguish different stacks of the plurality of stacks; wherein the first plurality of conducting plugs and the second plurality of conducting plugs electrically couple to the plurality of stacks at different locations along the plurality of stacks; a plurality of conductive lines arranged orthogonally over, and having surfaces conformal with, the plurality of stacks, such that a 3D array of interface regions is established at cross-points between surfaces of the semiconductor material strips and the plurality of conductive lines, wherein the plurality of conductive lines arranged across the plurality of stacks; and memory elements in the interface regions, which establish a 3D array of memory cells accessible via the plurality of semiconductor material strips and the plurality of conductive lines.
地址 Hsinchu TW