发明名称 Charge Pump with a Power-Controlled Clock Buffer to Reduce Power Consumption and Output Voltage Ripple
摘要 A charge pump system includes a charge pump that receives its clock signals, generated by an oscillator circuit, though a clock buffer. The clock buffer is power-controlled to reduce power consumption and output voltage ripple. The buffer is formed of a series of inverter that are connected to the power supply level through a clamping element, such as a transistor whose gate is controlled by a regulation signal based on feedback from the pump's output.
申请公布号 US2014247676(A1) 申请公布日期 2014.09.04
申请号 US201414258934 申请日期 2014.04.22
申请人 SanDisk 3D LLC 发明人 Wang Kesheng;Al-Shamma Ali
分类号 G11C5/14;G11C7/22 主分类号 G11C5/14
代理机构 代理人
主权项 1. A monolithic three-dimensional semiconductor memory device, said memory device comprising: a plurality of memory device levels vertically disposed above a substrate wherein said memory device levels have a plurality of non-volatile memory elements; said memory elements in a memory device level being horizontally separated from each other and arranged in two or more horizontal rows of two or more memory elements; at least one of said memory device levels having memory elements substantially vertically aligned with memory elements of a vertically adjacent memory device level; at least one word line being common among at least two memory elements in one of said horizontal rows in one of said memory device levels; and a charge pump system connectable to provide an output voltage to one or more of said memory elements for use in the operation thereof, the charge pump system comprising: a charge pump circuit connected to receive N pump clock signals and generate therefrom the output voltage, where N is an integer greater than or equal to one;regulation circuitry connected to receive the output voltage and generate a regulation signal based on the output voltage;an oscillator circuit providing N initial clock signals; andN clock buffer circuits, each receiving a corresponding one of the initial clock signals and generating therefrom a corresponding one of the pump clock signals, wherein each of the buffer circuits includes: a plurality of inverters connected in series, with the first inverter in the series connected to receive the corresponding initial clock signal as input and the last inverter in the series providing the corresponding pump clock signal as output; anda corresponding plurality of clamp elements connected to receive the regulation signal and through which a corresponding one of the inverters is connected to a power supply level, the voltage level being supplied to the corresponding inverter being dependent upon the regulation signal.
地址 Milpitas CA US