发明名称 MARGIN FREE PVT TOLERANT FAST SELF-TIMED SENSE AMPLIFIER RESET CIRCUIT
摘要 In described embodiments, a circuit for providing a margin free PVT tolerant fast self-timed sense amplifier reset includes a sense amplifier coupled between a complementary pair of first and second bitlines in a memory cell, a first and second PMOS drivers connected to internal nodes of the sense amplifier, respectively, and outputting a first and second output signals, wherein the second output signal is inverted by an inverter to form an inverted output signal, a read detect block receiving the first and inverted output signals and generating a transition detect signal that is latched by a cross-coupled inverters and employed to generate a sense amplifier enable signal with a global sense amplifier enable signal, and a push-pull logic formed by a NMOS and a PMOS in series to generate an output of the circuit.
申请公布号 US2014204683(A1) 申请公布日期 2014.07.24
申请号 US201313748082 申请日期 2013.01.23
申请人 LSI CORPORATION 发明人 Sahu Rahul
分类号 G11C7/06;G11C7/00 主分类号 G11C7/06
代理机构 代理人
主权项 1. A circuit for providing a margin free PVT tolerant fast self-timed sense amplifier reset, comprising: a sense amplifier coupled between a complementary pair of first and second bitlines in a memory cell; a first and second PMOS drivers connected to internal nodes of the sense amplifier, respectively, and outputting a first and second output signals, wherein the second output signal is inverted by an inverter to form an inverted output signal; a read detect block receiving the first and inverted output signals and generating a transition detect signal that is latched by a cross-coupled inverters and employed to generate a sense amplifier enable signal with a global sense amplifier enable signal; and a push-pull logic formed by a NMOS and a PMOS in series to generate an output of the circuit, wherein, in a read cycle, with an initial state of the global sense amplifier enable signal LOW, the transition detect signal HIGH and the first and inverted output signals LOW, the first PMOS driver pulls the inverted output signal HIGH, and a cross-coupled NMOS device maintains the first output signal LOW, wherein the read detect detects the transition of the inverted output to the state that drives the transition detect signal LOW and in turn drives the sense amplifier OFF and then precharges die internal nodes of the sense amplifier and the bitlines for the next read cycle.
地址 Milpitas CA US