发明名称 Jitter Tolerant Receiver
摘要 An embodiment of the invention includes a receiver with reduced error terms and incoming jitter tracking that improves jitter tolerance. An embodiment provides these benefits based on a voltage integrator that recovers data and clock information from incoming signals without use of a PLL, PI, CDR, and the like. An embodiment provides these benefits based on a time integrator that recovers, using digital logic, data and clock information from incoming signals without use of a PLL, PI, CDR, and the like. Other embodiments are described herein.
申请公布号 US2014092951(A1) 申请公布日期 2014.04.03
申请号 US201213632082 申请日期 2012.09.30
申请人 BHAGAVATHULA KIRITI;ZHANG CHUNYU;PETERSON STEVEN A. 发明人 BHAGAVATHULA KIRITI;ZHANG CHUNYU;PETERSON STEVEN A.
分类号 H04B1/06;H04L27/01 主分类号 H04B1/06
代理机构 代理人
主权项
地址