发明名称 Successive approximation register analog-to-digital converter and analog-to-digital conversion method using the same
摘要 A Successive Approximation Register (SAR) Analog-to-Digital Converter (ADC) includes a Sample-and-Hold Amplifier (SHA) for sampling and holding an externally input analog voltage, a comparator for comparing a level of the sampled and held analog voltage with a level of an analog signal corresponding to n bits and generating a comparison signal according to result of comparison, an SAR logic circuit for sequentially generating a digital signal from a Most significant Bit (MSB) to a Least Significant Bit (LSB) in response to the comparison signal, a Digital-to-Analog Converter (DAC) for providing the analog signal to the comparator, and an output register for holding the sequentially generated digital signal from the MSB to the LSB to generate an n-bit digital signal, wherein, upon externally receiving a start signal, the SAR logic circuit generates a digital signal of a MSB having a one-bit phase delay compared with the start signal.
申请公布号 US8659462(B2) 申请公布日期 2014.02.25
申请号 US201113314720 申请日期 2011.12.08
申请人 KANG HYEONG-WON;LG DISPLAY CO., LTD. 发明人 KANG HYEONG-WON
分类号 H03M1/34 主分类号 H03M1/34
代理机构 代理人
主权项
地址