发明名称 LOW POWER AND HIGH PERFORMANCE PHYSICAL REGISTER FREE LIST IMPLEMENTATION FOR MICROPROCESSORS
摘要 A system and method for reducing latency and power of register renaming. A free list in processor includes multiple banks for indicating availability of register identifiers used for register renaming. A register rename unit receives one or more destination architectural registers to rename with physical register identifiers. Responsive to determining the multiple banks within the free list are unbalanced with available physical register identifiers, one or more returning physical register identifiers are assigned to the destination architectural registers before assigning any physical register identifiers from any bank of the multiple banks with a lowest number of available physical register identifiers. A returning physical register identifier is a physical register identifier that is available again for assignment to a destination architectural register but not yet indicated in the free list as available. Each of the banks includes a single bit width decoded vector for indicating availability of given physical register identifiers.
申请公布号 US2014013085(A1) 申请公布日期 2014.01.09
申请号 US201213541351 申请日期 2012.07.03
申请人 VATS SUPARN;MYLIUS JOHN H.;RADHAKRISHNAN ABHIJIT 发明人 VATS SUPARN;MYLIUS JOHN H.;RADHAKRISHNAN ABHIJIT
分类号 G06F9/30 主分类号 G06F9/30
代理机构 代理人
主权项
地址