发明名称
摘要 A method of the invention comprises forming a partial absorber layer (PAL) over at least one integrated transistor device formed on a semiconductor substrate, and exposing the PAL to radiant energy. A first portion of the radiant energy passes through the PAL and is absorbed in the source and drain regions adjacent a gate region of the integrated transistor device and in the semiconductor substrate underneath the field isolation regions of the integrated device. A second portion of the radiant energy is absorbed by the PAL and is thermally conducted from the PAL to the source and drain regions. The first and second portions of the radiant energy are sufficient to melt the source and drain regions to anneal the junctions of the integrated device. The first portion of radiant energy traveling to the substrate underneath the field isolation regions is insufficient in fluence to melt the substrate, and the second portion of radiant energy absorbed by PAL over the field isolation regions is insufficient to cause ablation or surface damage. Accordingly, the source and drain regions can be melted for annealing without overheating the PAL overlying or the substrate beneath the field isolation regions. The invention also includes an article including an integrated device made with a PAL.
申请公布号 JP5297572(B2) 申请公布日期 2013.09.25
申请号 JP20020527563 申请日期 2001.09.07
申请人 发明人
分类号 H01L21/265;H01L21/268;H01L21/324;H01L21/336;H01L29/78 主分类号 H01L21/265
代理机构 代理人
主权项
地址