发明名称 ANALOG-TO-DIGITAL CONVERTER AND WIRELESS RECEIVER
摘要 The influence of a jitter of a sampling clock of an analog-to-digital converter is digitally corrected at low power consumption. The sampling clock of the analog-to-digital converter is generated by a phase locked loop (PLL) using a reference clock, which has a lower frequency and lower jitter than the sampling clock, as a source oscillation. A time-to-digital converter (TDC) converts a timing error at a timing where the sampling clock and the reference clock are synchronized with each other into a digital value. Incidentally, a timing error at a sampling timing where the reference clock is not present is generated by interpolating a detected timing error. Thus, a jitter value of the sampling clock at each sampling timing is obtained. A sampling voltage error is calculated from the jitter value and the output of the analog-to-digital converter is digitally corrected.
申请公布号 US2013058437(A1) 申请公布日期 2013.03.07
申请号 US201213570228 申请日期 2012.08.08
申请人 OSHIMA TAKASHI;NAKAMURA YOHEI;HITACHI, LTD. 发明人 OSHIMA TAKASHI;NAKAMURA YOHEI
分类号 H03M1/50;H04L27/00 主分类号 H03M1/50
代理机构 代理人
主权项
地址