发明名称 Circuit structure for multiplying numbers using look-up tables and adders
摘要 A circuit structure efficiently multiplies a first and second number. The circuit structure includes multipliers for the pairs of three-bit digits of the first number and three-bit digits of the second number. The multipliers produce six-bit partial products from the pair of three-bit digits of the first and second numbers. Each multiplier includes look-up tables receiving the pair of three-bit digits of the first and second numbers. A summing-tree circuit includes adders arranged in a series of levels, the adders in an initial one of the levels producing partial sums from the six-bit partial products from the multipliers, and for each first and successive second ones of the levels in the series, the adders in the second level producing another plurality of partial sums from the partial sums from the first level. A last one of the levels includes the adder that produces a product of the first and second numbers.
申请公布号 US8352532(B1) 申请公布日期 2013.01.08
申请号 US20090544441 申请日期 2009.08.20
申请人 XILINX, INC.;KOSTARNOV IGOR;WHYTE ANDREW 发明人 KOSTARNOV IGOR;WHYTE ANDREW
分类号 G06F7/52 主分类号 G06F7/52
代理机构 代理人
主权项
地址