发明名称 Systems and Methods for Reducing Frequency Pulling in an Oscillator Circuit
摘要 Methods and systems are provided to calibrate an oscillator circuit to reduce frequency pulling as a result of a change in power to a portion of the oscillator circuit. In an embodiment, an oscillator is coupled to a clock buffer circuit and a tuning capacitor configured to tune a frequency of the oscillator to a baseline frequency required for cellular communications. A change in power to the clock buffer circuit initiates a change in an amount of capacitance seen by the oscillator, which negatively impacts the tuning of the oscillator. A register stores a frequency offset caused by the change in power, and the tuning capacitor is adjusted, using the frequency offset, in response to the change in power, such that the total amount of capacitance seen by the oscillator is not changed when the change in power occurs.
申请公布号 US2012068780(A1) 申请公布日期 2012.03.22
申请号 US20100914235 申请日期 2010.10.28
申请人 CHANG YUYU;LEETE JOHN;AHMED WALID;LUO WEI;BROADCOM CORPORATION 发明人 CHANG YUYU;LEETE JOHN;AHMED WALID;LUO WEI
分类号 H03B5/02 主分类号 H03B5/02
代理机构 代理人
主权项
地址